DataSheet26.com

ADC12L032CIWM PDF даташит

Спецификация ADC12L032CIWM изготовлена ​​​​«National Semiconductor» и имеет функцию, называемую «3.3V Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converters with MUX and Sample/Hold».

Детали детали

Номер произв ADC12L032CIWM
Описание 3.3V Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converters with MUX and Sample/Hold
Производители National Semiconductor
логотип National Semiconductor логотип 

36 Pages
scroll

No Preview Available !

ADC12L032CIWM Даташит, Описание, Даташиты
June 1999
ADC12L030/ADC12L032/ADC12L034/ADC12L038
3.3V Self-Calibrating 12-Bit Plus Sign Serial I/O A/D
Converters with MUX and Sample/Hold
General Description
The ADC12L030 family is 12-bit plus sign successive ap-
proximation A/D converters with serial I/O and configurable
input multiplexers. These devices are fully tested with a
single 3.3V power supply. The ADC12L032, ADC12L034 and
ADC12L038 have 2, 4 and 8 channel multiplexers, respec-
tively. Differential multiplexer outputs and A/D inputs are
available on the MUXOUT1, MUXOUT2, A/DIN1 and A/DIN2
pins. The ADC12L030 has a two channel multiplexer with the
multiplexer outputs and A/D inputs internally connected. On
request, these A/Ds go through a self calibration process
that adjusts linearity, zero and full-scale errors to less than
±12 LSB each.
The analog inputs can be configured to operate in various
combinations of single-ended, differential, or
pseudo-differential modes. A fully differential unipolar analog
input range (0V to +3.3V) can be accommodated with a
single +3.3V supply. In the differential modes, valid outputs
are obtained even when the negative inputs are greater than
the positive because of the 12-bit plus sign two’s compliment
output data format.
The serial I/O is configured to comply with NSC’s
MICROWIREand Motorola’s SPI standards. For voltage
references, see the LM4040 or LM4041 data sheets.
Features
n 0V to 3.3V analog input range with single 3.3V power
supply
n Serial I/O ( MICROWIRE and SPI Compatible)
n 2, 4, or 8 channel differential or single-ended multiplexer
n Analog input sample/hold function
n Power down mode
n Variable resolution and conversion rate
n Programmable acquisition time
n Variable digital output word length and format
n No zero or full scale adjustment required
n Fully tested and guaranteed with a 2.5V reference
n No Missing Codes over temperature
Key Specifications
n Resolution
n 12-bit plus sign conversion time
n 12-bit plus sign sampling rate
n Integral linearity error
n Single supply
n Power dissipation
n Power down
12-bit plus sign
8.8 µs (min)
73 kHz (max)
±1 LSB (max)
3.3V ±10%
15 mW (max)
40 µW (typ)
Applications
n Portable Medical instruments
n Portable computing
n Portable Test equipment
ADC12L038 Simplified Block Diagram
TRI-STATE® is a registered trademark of National Semiconductor Corporation.
COPSmicrocontrollers, HPCand MICROWIREare trademarks of National Semiconductor Corporation.
Microsoftis a trademark of Microsoft Corporation.
© 1999 National Semiconductor Corporation DS011830
DS011830-1
www.national.com









No Preview Available !

ADC12L032CIWM Даташит, Описание, Даташиты
Ordering Information
Industrial Temperature Range
−40˚C TA +85˚C
ADC12L030CIWM
ADC12L032CIWM
ADC12L034CIWM
ADC12L038CIWM
Connection Diagrams
16-Pin Wide Body
SO Packages
NS Package
Number
M16B
M20B
M24B
M28B
24-Pin Wide Body
SO Packages
Top View
DS011830-2
20-Pin Wide Body
SO Packages
Top View
DS011830-4
248-Pin Wide Body
SO Packages
Top View
DS011830-3
Top View
DS011830-5
www.national.com
2









No Preview Available !

ADC12L032CIWM Даташит, Описание, Даташиты
Pin Descriptions
CCLK
SCLK
DI
DO
EOC
CS
The clock applied to this input controls the su-
cessive approximation conversion time interval
and the acquisition time. The rise and fall times
of the clock edges should not exceed 1 µs.
This is the serial data clock input. The clock
applied to this input controls the rate at which
the serial data exchange occurs. The rising
edge loads the information on the DI pin into
the multiplexer address and mode select shift
register. This address controls which channel
of the analog input multiplexer (MUX) is se-
lected and the mode of operation for the A/D.
With CS low the falling edge of SCLK shifts the
data resulting from the previous ADC conver-
sion out on DO, with the exception of the first
bit of data. When CS is low continuously, the
first bit of the data is clocked out on the rising
edge of EOC (end of conversion). When CS is
toggled the falling edge of CS always clocks
out the first bit of data. CS should be brought
low when SCLK is low. The rise and fall times
of the clock edges should not exceed 1 µs.
This is the serial data input pin. The data ap-
plied to this pin is shifted by the rising edge of
SCLK into the multiplexer address and mode
select register. Tables 2, 3, 4, 5 show the as-
signment of the multiplexer address and the
mode select data.
The data output pin. This pin is an active push/
pull output when CS is Low. When CS is High
this output is in TRI-STATE. The A/D conver-
sion result (D0–D12) and converter status data
are clocked out by the falling edge of SCLK on
this pin. The word length and format of this re-
sult can vary (see Table 1). The word length
and format are controlled by the data shifted
into the multiplexer address and mode select
register (see Table 5).
This pin is an active push/pull output and indi-
cates the status of the ADC12L030/2/4/8.
When low, it signals that the A/D is busy with a
conversion, auto-calibration, auto-zero or
power down cycle. The rising edge of EOC sig-
nals the end of one of these cycles.
This is the chip select pin. When a logic low is
applied to this pin, the rising edge of SCLK
shifts the data on DI into the address register.
This low also brings DO out of TRI-STATE.
With CS low the falling edge of SCLK shifts the
data resulting from the previous ADC conver-
sion out on DO, with the exception of the first
bit of data. When CS is low continuously, the
first bit of the data is clocked out on the rising
edge of EOC (end of conversion). When CS is
toggled the falling edge of CS always clocks
out the first bit of data. CS should be brought
low when SCLK is low. The falling edge of CS
resets a conversion in progress and starts the
sequence for a new conversion. When CS is
brought back low during a conversion, that
conversion is prematurely ended. The data in
the output latches may be corrupted. There-
fore, when CS is brought back low during a
conversion in progress the data output at that
time should be ignored. CS may also be left
continuously low. In this case it is imperative
that the correct number of SCLK pulses be ap-
plied to the ADC in order to remain synchro-
nous. After the ADC supply power is applied, it
expects to see 13 clock pulses for each I/O se-
quence. The number of clock pulses the ADC
expects is the same as the digital output word
length. This word length can be modified by
the data shifted in on the DO pin. Table 5 de-
tails the data required.
DOR
This is the data output ready pin. This pin is an
active push/pull output. It is low when the con-
version result is being shifted out and goes
high to signal that all the data has been shifted
out.
CONV
A logic low is required on this pin to program
any mode or change the ADC’s configuration
as listed in the Mode Programming Table
(Table 5) such as 12-bit conversion, 8-bit con-
version, Auto Cal, Auto Zero etc. When this pin
is high the ADC is placed in the read data only
mode. While in the read data only mode, bring-
ing CS low and pulsing SCLK will only clock
out on DO any data stored in the ADCs output
shift register. The data on DI will be neglected.
A new conversion will not be started and the
ADC will remain in the mode and/or configura-
tion previously programmed. Read data only
cannot be performed while a conversion,
Auto-Cal or Auto-Zero are in progress.
PD This is the power down pin. When PD is high
the A/D is powered down; when PD is low the
A/D is powered up. The A/D takes a maximum
of 700 µs to power up after the command is
given.
CH0–CH7
These are the analog inputs of the MUX. A
channel input is selected by the address infor-
mation at the DI pin, which is loaded on the ris-
ing edge of SCLK into the address register
(see Tables 2, 3, 4).
The voltage applied to these inputs should not
exceed VA+ or go below GND. Exceeding this
range on an unselected channel will corrupt
the reading of a selected channel.
COM
This pin is another analog input pin. It is used
as a pseudo ground when the analog multi-
plexer is single-ended.
MUXOUT1, These are the multiplexer output
MUXOUT2 pins.
A/DIN1,
A/DIN2
These are the converter input pins. MUXOUT1
is usually tied to A/DIN1. MUXOUT2 is usually
tied to A/DIN2. If external circuitry is placed be-
tween MUXOUT1 and A/DIN1, or MUXOUT2
and A/DIN2 it may be necessary to protect
these pins. The voltage at these pins should
not exceed VA+ or go below AGND (see Figure
5 ).
VREF+
This is the positive analog voltage reference
input. In order to maintain accuracy the voltage
range of VREF (VREF = VREF+ − VREF−) is
3 www.national.com










Скачать PDF:

[ ADC12L032CIWM.PDF Даташит ]

Номер в каталогеОписаниеПроизводители
ADC12L032CIWM3.3V Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converters with MUX and Sample/HoldNational Semiconductor
National Semiconductor

Номер в каталоге Описание Производители
TL431

100 мА, регулируемый прецизионный шунтирующий регулятор

Unisonic Technologies
Unisonic Technologies
IRF840

8 А, 500 В, N-канальный МОП-транзистор

Vishay
Vishay
LM317

Линейный стабилизатор напряжения, 1,5 А

STMicroelectronics
STMicroelectronics

DataSheet26.com    |    2020    |

  Контакты    |    Поиск