DataSheet26.com

NB3H63143G PDF даташит

Спецификация NB3H63143G изготовлена ​​​​«ON Semiconductor» и имеет функцию, называемую «Programmable Clock Generator».

Детали детали

Номер произв NB3H63143G
Описание Programmable Clock Generator
Производители ON Semiconductor
логотип ON Semiconductor логотип 

24 Pages
scroll

No Preview Available !

NB3H63143G Даташит, Описание, Даташиты
NB3H63143G
Programmable Clock
Generator with Single Ended
(LVCMOS/LVTTL) and
Differential (LVPECL/LVDS/
HCSL/CML) Outputs
www.onsemi.com
The NB3H63143G is a one−time programmable (OTP), low power
PLL−based clock generator that supports any output frequency from
8 kHz to 200 MHz. The device accepts fundamental mode parallel
resonant crystal or a single ended (LVCMOS/LVTTL) reference clock
as input. It generates either three single ended (LVCMOS/LVTTL)
1
QFN16
CASE 485AE
outputs, or one single ended output and one differential
(LVPECL/LVDS/HCSL/CML) output. The output signals can be
MARKING DIAGRAM
modulated using the spread spectrum feature of the PLL
(programmable spread spectrum type, deviation and rate) for
applications demanding low electromagnetic interference (EMI).
Individual output enable pins OE[2:0] are available to enable/disable
3H631
43Gxx
ALYWG
G
the outputs. Individual output voltage pins VDDO[2:0] are available
to independently set the output voltage of each output. Up to four
different configurations can be written into the device memory. Two
selection pins (SEL[1:0]) allow the user to select the configuration to
use. Using the PLL bypass mode, it is possible to get a copy of the
input clock on any or all of the outputs. The device can be powered
down using the Power Down pin (PD#). It is possible to program the
internal input crystal load capacitance and the output drive current
3H63143G
xx
A
L
Y
W
G
= Specific Device Code
= Specific Program Code (Default
‘00’ for Unprogrammed Part)
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
provided by the device. The device also has automatic gain control
(Note: Microdot may be in either location)
(crystal power limiting) circuitry which avoids the device overdriving
the external crystal.
Features
ORDERING INFORMATION
See detailed ordering and shipping information on page 23 of
this data sheet.
Operating Power Supply: 3.3 V ±10%, 2.5 V ±10%
I/O Standards
Programmable Output Drive Current for Single Ended
Inputs: LVCMOS/LVTTL, Fundamental Mode
Outputs
Crystal
Outputs: 1.8 V to 3.3 V LVCMOS/LVTTL
Outputs: LVPECL, LVDS, HCSL and CML
3 Programmable Single Ended (LVCMOS/LVTTL)
Outputs from 8 kHz to 200 MHz
1 Programmable Differential Clock Output up to
200 MHz
Input Frequency Range
Crystal: 3 MHz to 50 MHz
Power Saving Mode through Power Down Pin
Programmable PLL Bypass Mode
Programmable Output Inversion
Programming and Evaluation Kit Available for Field
Programming and Quick Evaluation
Temperature Range −40°C to 85°C
Packaged in 16−pin QFN
These are Pb−Free Devices
Reference Clock: 3 MHz to 200 MHz
Configurable Spread Spectrum Frequency Modulation
Typical Applications
eBooks and Media Players
Parameters (Type, Deviation, Rate)
Individual Output Enable Pins
Independent Output Voltage Pins
Smart Wearables, Smart Phones, Portable Medical and
Industrial Equipment
Set Top Boxes, Printers, Digital Cameras and
Programmable Internal Crystal Load Capacitors
Camcorders
© Semiconductor Components Industries, LLC, 2015
October, 2015 − Rev. 2
1
Publication Order Number:
NB3H63143G/D









No Preview Available !

NB3H63143G Даташит, Описание, Даташиты
NB3H63143G
BLOCK DIAGRAM
VDD PD# SEL0 SEL1
Reference XIN/ CLKIN
Clock
Crystal
XOUT
Input
Decoder
Crystal/Clock Control
Clock Buffer/
Crystal
Oscillator And
AGC
PLL Block
Phase
Detector
Configuration
Memory
Frequency
and SS
Output control
Output
Divider
Charge
Pump
Feedback
Divider
VCO
Output
Divider
PLL Bypass Mode
Output
Divider
CMOS/
DIFF
buffer
CMOS/
DIFF
buffer
CMOS
buffer
VDDO0
CLK0
OE0
VDDO1
CLK1
OE1
VDDO2
CLK2
OE2
GND GNDO
Notes:
1. CLK0 and CLK1 can be configured to be one LVPECL, LVDS, HCSL or CML output, or two single ended LVCMOS/LVTTL outputs.
2. Dotted lines are the programmable control signals to internal IC blocks.
3. OE[2:0], SEL[1:0] have internal pull up resistors. PD# has internal pull down resistor.
Figure 1. Simplified Block Diagram
PIN FUNCTION DESCRIPTION
XIN/CLKIN 1
16 15 14 13
NB3H63143G
12 VDD
XOUT 2
PD# 3
GNDO
(EPAD)
11 VDDO1
10 CLK1
GND 4
9 CLK0
5 67 8
Figure 2. Pin Connections (Top View) − QFN16 (with EPAD)
www.onsemi.com
2









No Preview Available !

NB3H63143G Даташит, Описание, Даташиты
NB3H63143G
Table 1. PIN DESCRIPTION
Pin No.
Pin Name
Pin Type
1 XIN/CLKIN
Input
2 XOUT
3 PD#
Output
Input
4
5, 6, 7
8
9
GND
OE[2:0]
VDDO0
CLK0
Ground
Input
Power
SE/DIFF Output
10
CLK1
SE/DIFF Output
11 VDDO1
12 VDD
13 CLK2
14
15, 16
VDDO2
SEL[1:0]
Power
Power
SE Output
Power
Input
EPAD
GNDO
Ground
Description
3 MHz to 50 MHz crystal input connection or an external single ended reference
input clock between 3 MHz and 200 MHz.
Crystal output. Float this pin when external reference clock is connected at XIN.
Asynchronous LVCMOS/LVTTL input. Active Low Master Reset to disable the
device and set outputs Low. Internal pull−down resistor. This pin needs to be pulled
High for normal operation of the chip.
Power supply ground.
2−Level LVCMOS/LVTTL Inputs for Enabling/Disabling output clocks CLK[2:0]
respectively. Internal pull−up resistor.
CLK0 Output power supply VDD
Supports 8 kHz to 200 MHz Single Ended (LVCMOS/LVTTL) signals or Differential
(LVPECL/LVDS/HCSL/CML) signals. Using PLL Bypass mode, the output can also
be a copy of the input clock. The single ended output will be LOW and differential
outputs will be complementary LOW/HIGH until the PLL has locked and the
frequency has stabilized.
Supports 8 kHz to 200 MHz Single Ended (LVCMOS/LVTTL) signals or Differential
(LVPECL/LVDS/HCSL/CML) signals. Using PLL Bypass mode, the output can also
be a copy of the input clock. The single ended output will be LOW and differential
outputs will be complementary LOW/HIGH until the PLL has locked and the
frequency has stabilized.
CLK1 Output power supply VDD
3.3V / 2.5V power supply.
Supports 8 kHz to 200 MHz Single Ended (LVCMOS/LVTTL) signals. Using PLL
Bypass mode, the output can also be a copy of the input clock. The single ended
output will be LOW until the PLL has locked and the frequency has stabilized.
CLK2 Output power supply VDD
2−Level LVCMOS/LVTTL Inputs for Configuration Selection. Configuration
parameters include individual output frequencies, spread spectrum configuration,
enable/disable status of each output, output type, internal crystal load capacitance
configuration, etc. Configuration can be switched dynamically, but may require the
PLL to re−lock. Internal pull−up resistor.
Power supply ground for Outputs.
Table 2. OUTPUT CONFIGURATION SELECT
FUNCTION TABLE
SEL1
SEL0
Output Configuration
LL
I
LH
II
HL
III
HH
IV
Table 3. POWER DOWN FUNCTION TABLE
PD# Function
0 Device Powered Down
1 Device Powered Up
Table 4. OUTPUT ENABLE FUNCTION TABLE
OE[2:0]
Function
0 CLK Disabled
1 CLK Enabled
TYPICAL CRYSTAL PARAMETERS
Crystal: Fundamental Mode Parallel Resonant
Frequency: 3 MHz to 50 MHz
Table 5. MAX CRYSTAL LOAD CAPACITORS
RECOMMENDATION
Crystal Frequency Range
3 MHz − 30 MHz
Max Cap Value
20 pF
30 MHz − 50 MHz
10 pF
Shunt Capacitance (C0): 7 pF (Max)
Equivalent Series Resistance 150 W (Max)
www.onsemi.com
3










Скачать PDF:

[ NB3H63143G.PDF Даташит ]

Номер в каталогеОписаниеПроизводители
NB3H63143GProgrammable Clock GeneratorON Semiconductor
ON Semiconductor

Номер в каталоге Описание Производители
TL431

100 мА, регулируемый прецизионный шунтирующий регулятор

Unisonic Technologies
Unisonic Technologies
IRF840

8 А, 500 В, N-канальный МОП-транзистор

Vishay
Vishay
LM317

Линейный стабилизатор напряжения, 1,5 А

STMicroelectronics
STMicroelectronics

DataSheet26.com    |    2020    |

  Контакты    |    Поиск